
Ragini Malviya
Department of Electrical and Electronics, NIET, Greater Noida, India
E-mail: ragini.malviya@gmail.com

Rakesh Kumar Saxena
Department of Electronic Instrumentation and Control Engineering, IET, Alwar, Rajasthan, India
E-mail: saxenark06@gmail.com

Abstract—In this paper THD (Total Harmonic Distortion) is analysed and compared by using UPFC in a multi-line transmission system of 500 KV having 5-buses in two different arrangements. The UPFC converters are arranged as a Diode Clamped multilevel Converter (DCMLC) that leads to the cost reduction as compared with other multi-level converters. The comparison has been done by both series zig-zag/2Y-2∆ and series zig-zag/4Y transformer configuration for 48-pulses GTO based diode clamped converter. The THD is reduced to 42.59% and 58.82% of input waveform at bus B2 by using series zig-zag/4Y transformer configuration. This transformer converter configuration also reduces the difficulty of designing the transformer winding ratio. For calculation of THD, FFT analysis is carried out using MATLAB.

Index Terms—GTO Based Diode Clamped Inverter, FFT Algorithm, Harmonic Distortion, FACTS Devices, Unified Power Flow Controller

I. Introduction

The UPFC is a device, which can control simultaneously all the three parameters of line power flow which are line impedance, voltage and phase angle [1-2]. It improves terminal voltage regulation, series capacitor compensation and transmission angle regulation [3]. The UPFC is made out of two voltage-source converters (VSCs) i.e static compensator (SATACOM) and and a static synchronous series compensator (SSSC) with semiconductor devices having turn-off capability, sharing a common DC capacitor and connected to a power system through coupling transformers as shown in fig 1 [4].

Fig. 1: Implementation of UPFC in transmission line
The shunt converter is primarily used to provide the real power demand of the series converter at the common DC link terminal from the AC power system. It can also generate or absorb reactive power at its AC terminal, which is independent of the active power transfer to (or from) the DC terminal [5-6]. The series converter is used to generate a voltage at the fundamental frequency with variable amplitude and phase angle, which is added to the AC transmission line by the series connected boosting transformer. The inverter output voltage injected in series with the line can be used for direct voltage control, series compensation, phase shifting, and their combinations. This voltage source can internally generate or absorb all the reactive power required by the different type of controls applied and transfers active power at its DC terminal as depicted in figure 1.

This paper deals with the DCML multilevel converter model, which is a 48-pulse (three levels) voltage source converter that helps to exploits the principle of harmonic neutralization in various input waveforms. It consists of three phase, three-level converter and four phase shifting transformers. In this 48-pulse DCML converter, dc bus $V_{dc}$ is connected to four three phase converter. The four voltage generated by the converter are applied to secondary windings of four zig-zag phase-shifting transformers connected in 4 Y. The four transformers primary windings are connected in series and the converter pulse are phase shifted so that the four voltage fundamental components sum in phase with primary side [7].

The paper is organized in 5 sections. The 48-pulse GTO based DCML converter emphasizes briefly in section 2. The concept of 48-pulse UPFC model was suggested by El. Moursi et.al in year (2005) is also described in the section 2 which is modified in this paper and explained in section 3 part A. This paper also explains about control strategy for active and reactive power flow control in a 5-bus interconnected system. The UPFC of 500KV, 100MVA is implemented in a transmission system of (500KV, 5 buses) having series zig-zag primary and 4Y secondary of transformer configuration for 48-pulse GTO based diode-clamped multilevel converter. This model is briefly discussed in section 3 part B. The simulation result and the comparison among the previous and proposed model is discussed in section 4. Finally in section 5, the conclusion after the comparison among the previous model i.e series zig-zag/2Y-2Δ GTO based 48-pulse DCML converter and the modified model i.e zig-zag/4Y GTO based 48-pulse DCML converter is presented.

II. 48-pulse GTO based Diode Clamped Multilevel Converter (DCMLC)

As compared with the other multilevel converters like cascade and flying capacitor converter DCMLI as shown in figure 2[8] is preferred to configure UPFC converter as it is an interface between the high voltage DC and AC high voltage transmission line[9] . It also shares a common DC bus for all the three phases which not only minimizes the capacitance requirements but also uses back-to-back interconnection, practically such as UPFC. The 1-phase of 5-level converter is shown in figure 2.

The 48-pulse converter can be used in high-voltage high-power applications without any AC filters due to low harmonic distortion content on the AC side. The output voltage would have $48n\pm1$, where $n=1, 2, ..., i.e., 47th, 49th, 95th, 97th, ....harmonics$ with typical magnitudes (1/47th, 1/49th, 1/95th, 1/97th,... ), respectively with respect to the fundamental AC voltage. The operation of 48-pulse with eight 6-pulse
groups, with one set of transformer of one 24-pulse converter phase shifted from the other by ±7.5 degrees [1] is used here in order to reduce harmonics as shown in figure 3. Using a symmetrical shift criterion, 7.5° phase shift are provided in following way: [7]

i) phase-shift winding with -3.75° on the two coupling transformers of one 24-pulse converter.

ii) phase-shift winding with +3.75° on the other two coupling transformers of one 24-pulse converter

In this paper the Diode–Clamped 3-level 48-pulse GTO based converters as UPFC is coupled with a zigzag transformer having phase shift of 7.5° with different configuration. These configurations are based on the converter arrangement with transformers. It is depicted as

1) Series zig-zag / 2Y-2Δ transformer configuration for 48-pulse GTO based DCML converter as shown in figure 4 and simulation model shown in figure 3.

2) Series zig-zag/4Y transformer configuration for 48-pulse GTO based DCML converter shown in figure 5 and simulation model in figure 6.

The comparison has been done between these two above configuration based on THD analysis and their design purpose.

Fig. 3: Simulation Model of 48-pulse 3-level GTO based diode clamped multi-level Converter with series primary-zig-zag/2Y-2Δ secondary transformer
Modified Approach for Harmonic Reduction in Transmission System
Using 48-pulse UPFC Employing Series Zig-Zag Primary and Y-Y Secondary Transformer

Fig. 4: 48-pulse Converter with zigzag /2Y-2Δ arrangement

Fig. 5: 48-pulse Converter with zigzag /4Y arrangement
2.1 Total Harmonic Distortion

A non-linear system produces harmonics of an input sine wave, the harmonics consisting of sine waves with frequencies which are multiple of the fundamental of the input signal. Total Harmonic Distortion (THD) is measured in terms of the harmonic content of the wave as

\[ THD = \sqrt{\sum (\text{Harmonics})^2} \]

Where \( D_n \) (\( n=2,3,4 \ldots \)) is the distortion of the \( n \)th harmonic and \( E_1 \) is the amplitude of the fundamental.

\[ THD = \sqrt{D_2^2 + D_3^2 + D_4^2 + \ldots \times 100} \]

\[ = \frac{\sqrt{E_2^2 + E_3^2 + E_4^2 + \ldots}}{E_1} \times 100 \] (2)

Where \( D_n \) (\( n=2,3,4 \ldots \)) is the distortion of the \( n \)th harmonic and \( E_1 \) is the amplitude of the fundamental.

\[ THD_{\%} = \sqrt{D_2^2 + D_3^2 + D_4^2 + \ldots \times 100} \]

\[ = \frac{\sqrt{E_2^2 + E_3^2 + E_4^2 + \ldots}}{E_1} \times 100 \] (3)
By using the above equations THD is calculated in MATLAB software by using FFT Analysis.

III. Description of Modified Simulation Model

3.1 Simulation Model of 48-pulse 3-level GTO based Diode-clamped Converter:

The four 3-phase, 3-level, converters and four zig-zag phase-shifting transformers in a 48-pulse square wave GTO based DCML converter with series primary-zig-zag/4Y secondary transformer (as shown in figure 6) helps to neutralize the harmonic in waveforms V_{inj} and I_{abc}.

3.2 Simulation model of a 5-buses transmission system with UPFC (48-pulse GTO based DCMLC):

UPFC of 500 KV, 100MVA rating is used to control the power flow in a 500 KV multi-line transmission system. The UPFC is located at the left end of 75 km line L2 named as L2-75 km, between the 500KV buses B1 and B2, is used to control the active and reactive powers flowing through bus B2, while controlling voltage at bus B1, as shown in figure 7. The active power P, reactive power Q flow at bus B2 after the power flow control by UPFC is examined.

![Fig. 7: Simulation model of 48-pulse GTO-based UPFC (500 KV, 100MVA)](image)

IV. Simulation Results and Discussion

4.1 Simulation of 48-pulse 3-level GTO based DCML Converter with Series Primary-zig-zag/4Y Secondary Transformer

A 48-pulse 3-level GTO based DCML converter with series primary-zig-zag/4Y secondary transformer shown in figure 6 is simulated. Voltages generated by the converter (V_{abc}), load currents (I_{abc}), phase-neutral voltage (V_{an}) and phase-phase voltage (V_{ab}) of one of the four converters is shown in figure 8. When the inverter is operating at no load, the three (3-phase) 48-step voltage waveforms can be observed. When the load is switched on the voltage becomes smoother because harmonics are filtered by the transformer leakage reactance’s without the use of any external ac filters with the help of DCML converter [8]. Table 1 shows Active power P and reactive power Q flows at bus B2 in the given simulation model.

<table>
<thead>
<tr>
<th>Controller</th>
<th>P(MVA)</th>
<th>Q(MVA)</th>
</tr>
</thead>
<tbody>
<tr>
<td>System With UPFC with series zig-zag/2Y-2Δ transformer Configuration (initial work)</td>
<td>910.61</td>
<td>63.09</td>
</tr>
<tr>
<td>System With UPFC with series zig-zag/4Y transformer Configuration (present work)</td>
<td>911.87</td>
<td>63.79</td>
</tr>
</tbody>
</table>
Modified Approach for Harmonic Reduction in Transmission System
Using 48-pulse UPFC Employing Series Zig-Zag Primary and Y-Y Secondary Transformer

4.2 FFT analysis for THD of \( V_{\text{inj}} \) (injected voltage) and \( I_{\text{abc}} \) (current) at bus B2 in series zig-zag-2Y-2\( \Delta \)/4Y.

For THD calculation, FFT analysis in MATLAB/SIMULINK has been done. This analysis is done for the injected voltage \( V_{\text{inj}} \) and line current \( I_{\text{abc}} \) at bus B2.

The parameters of FFT window are:
Start time: 0.6, No. of cycles: 2, Fundamental Frequency: 50 Hz, Max. Frequency: 2000 Hz

---

Fig. 8: Simulation waveform of 48-pulse 3-level GTO based diode clamped Converter (w.r.t figure.6)

Fig. 9: FFT Analysis for injected voltage \( V_{\text{inj}} \) at bus B2 by using series zig-zag/2Y-2\( \Delta \) transformer configuration
Modified Approach for Harmonic Reduction in Transmission System
Using 48-pulse UPFC Employing Series Zig-Zag Primary and Y-Y Secondary Transformer

Fig. 10: FFT Analysis for injected voltage $V_{inj}$ at bus $B_2$ by using series zig-zag/4Y transformer configuration

Fig. 11: FFT Analysis for input current $I_{abc}$ by using series zig-zag/2Y-2Δ transformer configuration
Modified Approach for Harmonic Reduction in Transmission System
Using 48-pulse UPFC Employing Series Zig-Zag Primary and Y-Y Secondary Transformer

Fig. 12: FFT Analysis for input current $I_{abc}$ by using series zig-zag/4Y transformer configuration

With reference to figure 9, 10, 11 and 12 the THD comparison is done between 2Y-2Δ and 4Y configuration and discussed in Table 2.

Table 2: THD Comparison at two different configuration (2Y-2Δ)/4YSecondries

<table>
<thead>
<tr>
<th></th>
<th>Zigzag-star delta</th>
<th>Zigzag-star</th>
<th>Decrease of THD</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fundamental Freq.(Hz)</td>
<td>THD %</td>
<td>Fundamental Freq.(Hz)</td>
<td>THD %</td>
</tr>
<tr>
<td>$V_{in}$ (pu)</td>
<td>0.03547</td>
<td>22.61</td>
<td>0.2949</td>
</tr>
<tr>
<td>$I_{abc}$ (pu)</td>
<td>9.821</td>
<td>0.85</td>
<td>9.833</td>
</tr>
</tbody>
</table>

As analysed the THD of Voltage injection in transmission line by SSSC is reduced to 42.59% and the line current $I_{abc}$ at bus $B_2$ is also reduced to 58.82% by using series zig-zag/4Y configuration than by zig-zag/2Y-2Δ configuration.

Also the effort of designing the zigzag primary and delta secondary (series zig-zag/2Y-2Δ) having phase shift of 30° is reduced and become easier by the zigzag primary and star secondary (series zig-zag/4Y). By using 48-pulse GTO based Diode clamped multilevel converter in UPFC the extra cost of AC filters is reduced as there is no need of these filters as the harmonics are neutralized itself with the help of transformer leakage reactance.

V. Conclusion

In this paper the proposed technique of adding the UPFC converter with different transformer configuration that is series zig-zag/4Y transformer configuration having phase shift of +7.5° instead of series zig-zag/2Y-2Δ in the multi-line transmission of 5-bus system is analysed and compared that though the active and reactive power flow is maintained same in both the cases but the (Total Harmonic Distortion) THD is comparatively improved. In short the paper concludes:

THD% is reduced by increasing the power transmission efficiency by using series zig-zag -4Y secondary transformer with converter configuration.
Effort of designing the turn ratio of transformer is reduced by using same arrangement.

DCMCLC reduces the need of AC filters as it produces low harmonic distortion content in voltage and current.

References


Authors’ Profiles

Ragini Malviya received B.Tech degree from U.P Technical University in 2006 and perusing M.Tech from RTU in Control and Instrumentation Department. Presently she is working as an Assistant Professor (EN) in Noida Institute of Engineering, Greater Noida, India. She has presented many research papers in International Conferences and her research interests include FACTS controlling device, power system and power electronics.

Rakesh Kumar Saxena received the M. Tech from Dayalbagh Educational Institute, Agra, India. Currently, he is pursuing the Ph.D. in Electronics Engineering from Rajeev Gandhi Technical University, Bhopal MP, India. His research is in the area of Digital systems and Computer Architecture. Presently he is working as Associate Professor (EIC) in IET Alwar, Raj. India. He is member of International Association of Computer Science and Information Technology (IACSIT), Institution of Engineers (IE) India, Indian Society for Technical Education (ISTE), Delhi, India and Institution of Electronics and Telecommunication Engineering (IETE), Delhi, India. Presently he is working on various research projects funded by MSME and AICTE and World bank.